**ECE 3544: Digital Design I**

**Project 3 (Part B): Design and Synthesis of a Synchronous Finite State Machine**

Student Name: Charlie Kelley

Honor Code Pledge: I have neither given nor received unauthorized assistance on this assignment.

![](data:image/png;base64,iVBORw0KGgoAAAANSUhEUgAAAekAAABzCAMAAACLmgo0AAAAAXNSR0IArs4c6QAAAARnQU1BAACxjwv8YQUAAAAGUExURQAAAAAAAKVnuc8AAAACdFJOU/8A5bcwSgAAAAlwSFlzAAAOwwAADsMBx2+oZAAAB1pJREFUeF7tmFmypDoMRPvuf9ONpMR4kGdTmEDno8rOlGRDdsWLd//9fZB//z742C985OkrH0Fb0i9gOiYK2pLen+mYPhr0N5PG6ltY0l/hc0lP/0t5K19MGquPYUl/BUv6K2Qfm97oju9k9laWdAQHveNLmb3Ulg/1C/TH5pQJ7Ddi8lJbPlMMv3oGwgrUWThk7UmLmLzUls8UQO/eA+o82qS1Jyxm8mobPxnBrz4C1izpnJXTb2Dycrs/m4A9BGwmScYsnH0Lk7fb+eH41Uf3U6RB4iHLBt/F5PX2fTp+88rlMnI38YxFY+9j8n7S/uQj0htOn0FXmazRRzRj0dQbmbwgtT/5kHQ2g72gSB4lr530RCx3Ze6G9IAM9j8GhxNQmFQJKbuNJCdiuS3eFQcuS0/IYO+hikuRk49j+MPBWvnsakED/oAV827nuuPIdamHwNZDVxfC5+KM8/vAUws0lETI3As/ad4/Tu0O1yVH7ks9altGXgcf4F39WrWc21Z1nqIRJY3Vg/ClSly+VtnQrZbk9FVE8891JBeo1vGkAl7SvH2c6i2cr1XWuslXSzLyIni6P152iVwiXyljYmBeOEV1f0/1Gs7XKmvd5GsVOX0N6XBWBCh1lFqZ4ANDw3nlMpAtqh3TSn2O87VK0grtbCu+6OVzh9Fmi3aAfQtRObd7QM5zVrQV54rI6Lp2jvoc52uVpBX6My6rqtNGqZFm5+7ZeaBrkGaHiFW8ZlkVyM5lo/fiGg1zTl+rZO0A25iMKaLmtFHqpNmaO3Iaj6KPCzhNoLipKzucjYG7xzTMcbZWyYpmCOwklmiKEZC3qT9jslWe24OMA9DakY6m1uwBrGe8LhrmnPbxnVRCYQeIAVLl0lInAFUaZKkeG8WpPcg0AVIf0tXSnT1D9IzZAw+qzDltqo0qncCWwHuQKtCwYEHHlaVkHe4pDW1HRgmQ+uHOpgm5c05ZdzuQQee4DHCpimBNCLZsRoNy0rnibx1XlkCOZrFeGtmMTGIK96jDjS39dEjukc4Ff49yDsrO8V36ooarNNxppBWeElshV10EGYqVkfuRQYTby6IfarwG5aEareiSdf+i1b8mhojsPo8v+jxL/XWGuCTYh1aEXxhARurpaj+YcwChcJM61NfSTUcoVZ6q+g4qLJ5y+XolVP+TNQ+SCoQ1vAu2WCkElR6kE9gKmjYAxsSDEqEZ6mvoVs4kfFUtOKHCakG6vCCRVP7EGipgoYRfJmuvJ9hEhJUXpEf/EeHNAbajYIoyRxWbONpaevUDAlUvYcgisFUIXKXWSfzl2WwQ2OdBnQcMJtr6JLUAMtsh4o+CIZkxOb3K0dbQq58bqdk5VFc+RwoctM3saXHteqAuH8ggVU64ODU9kZcO0YbBlPyYklfi6GpoVY8m0VfVooOzLmMfoOCChFOSdbjJDSohbdx9ANGhaQxXH2ALQk12DJRRMKU0pmJnqf6pglCHkxiqlTLNJa4KDxYvoJ4ydj3U+jKutMmng7cjl6ggc2uD6xUqLUmrxytiToJ2rXy4IKsDaE7Frodan2pzE8myOJb4PpCKhbTObSpKaU0aS4d6HImXjt1V5y1PpCCdRMALzURoptaYTiblFLF2sLiSjrFjxzfM10pyXVwbAucg3F3F2DbRVx1Q64yuwlfzFOwJKCvpmTt2hXoXVcQ1qXLCxRdQhUDhDYH9BuBCAbCEVFkED26fPHSL6glUENckQgDXE9hfQPeAsQm4lAPy7fQeNnS3WhP7YRHtRl8C9zogbgQuxkC6nYHDRm5XOUVs+jyreN1/zom0ExC249dXG3kZAy2VHnLJ5m/vfzHENRYw9j4HeornkCkur05YMZYw+EIHukotvkdrAYKxguE32t+WP4mcwMqXGoOMv9L+RjpL7ckaxjom3nF3J52ltLBsQd/MzDvubtX/7k1XsJzvZuoldzfHfxYhSLGg72fuJfd2H9VRrLS1nH/A5Gvu7UbSrok3FvQvmH3Nnf1UzNn6iGXcyvSL7uznYjr0gnXjbqbfdGdWqKUuQfbG7cy/674JrtZS/jGPJW38mCVJd4ywpB+iLyYdS/oNWNJfYVHS7TMs6YdYEHTfEEv6KVZEbUm/AUv6K6xIumeIJf0UlvRXsKS/giX9FSzpz/DjqC3px7Ckv4Il/RUs6c+wImpL+g1Y0l/hSGn69VvSr+CnP2pL+kEs6c+wIGpL+hVY0p9hPmpL+h0cOc0l0D7Akn6W2aTtN/0W2n+TGSzptzCZdHu7Jf0wkz9qS/o9zEVtSb+Iqagt6TcxE7Ul/SYs6c8wHnVHoyW9AxT1UBKW9NsYjdqSfh1jUfc0WdKbMBR1T4slvQsDUXd1WNL70B11V70lvREUdU92lvRr6Yq6L2hLei846rZMmguBJb0ZzVFb0m+Ho67G0lQUYEnvB6dYDqZekWBJbwjnWEiyYutY0lsiWeppFqwSlvSmIE8Bmqdi34ElvS8IVQEFXVjSW4NkQ+B1Ykm/ACR8AKGfv7//WGnO1AL2O8kAAAAASUVORK5CYII=)

**Grading: The design project will be graded on a 100 point basis, as shown below:**

*Manner of Presentation (30 points)*

Completed cover sheet included with report (5 points)

Organization: Clear, concise presentation of content; Use of appropriate, well-organized sections (15 points)

Mechanics: Spelling and grammar (10 points)

*Technical Merit (70 points)*

General discussion: *Did you describe the objectives in your own words? Did you discuss your other conclusions and the lessons you learned from the assignment?* (5 points)

State machines: *Does your state diagram for the* keypressed *module correctly represent its behavior? Did you address the questions on structuring state machines in Verilog?* (10 points)

Implementation discussion: *Did you discuss the approach you took to modifying the counter logic?* (5 points)

Testing discussion: *What was your approach to formulating your test benches? How did you verify the correctness of the modules you designed?*  (5 points)

Supporting figures: *Waveforms showing correct operation of the top-level module.* (10 points)

Supporting files: *Do the modules pass any tests applied by the grading staff? Modules that do not conform to the requirements of the project specification will receive no credit.* (10 points)

Validation of the final design on the DE1-SOC board (25 points)

**Project Grade**